instruction-codes-mips64.h 12.2 KB
Newer Older
1 2 3 4
// Copyright 2014 the V8 project authors. All rights reserved.
// Use of this source code is governed by a BSD-style license that can be
// found in the LICENSE file.

5 6
#ifndef V8_COMPILER_MIPS64_INSTRUCTION_CODES_MIPS64_H_
#define V8_COMPILER_MIPS64_INSTRUCTION_CODES_MIPS64_H_
7 8 9 10 11 12 13

namespace v8 {
namespace internal {
namespace compiler {

// MIPS64-specific opcodes that specify which assembly sequence to emit.
// Most opcodes specify a single instruction.
14 15 16
#define TARGET_ARCH_OPCODE_LIST(V)  \
  V(Mips64Add)                      \
  V(Mips64Dadd)                     \
17
  V(Mips64DaddOvf)                  \
18 19
  V(Mips64Sub)                      \
  V(Mips64Dsub)                     \
20
  V(Mips64DsubOvf)                  \
21
  V(Mips64Mul)                      \
22
  V(Mips64MulOvf)                   \
23
  V(Mips64MulHigh)                  \
24
  V(Mips64DMulHigh)                 \
25 26 27 28 29 30 31 32 33 34 35
  V(Mips64MulHighU)                 \
  V(Mips64Dmul)                     \
  V(Mips64Div)                      \
  V(Mips64Ddiv)                     \
  V(Mips64DivU)                     \
  V(Mips64DdivU)                    \
  V(Mips64Mod)                      \
  V(Mips64Dmod)                     \
  V(Mips64ModU)                     \
  V(Mips64DmodU)                    \
  V(Mips64And)                      \
36
  V(Mips64And32)                    \
37
  V(Mips64Or)                       \
38
  V(Mips64Or32)                     \
39
  V(Mips64Nor)                      \
40
  V(Mips64Nor32)                    \
41
  V(Mips64Xor)                      \
42
  V(Mips64Xor32)                    \
43
  V(Mips64Clz)                      \
44 45
  V(Mips64Lsa)                      \
  V(Mips64Dlsa)                     \
46 47 48 49
  V(Mips64Shl)                      \
  V(Mips64Shr)                      \
  V(Mips64Sar)                      \
  V(Mips64Ext)                      \
50
  V(Mips64Ins)                      \
51
  V(Mips64Dext)                     \
52
  V(Mips64Dins)                     \
53
  V(Mips64Dclz)                     \
54 55 56 57
  V(Mips64Ctz)                      \
  V(Mips64Dctz)                     \
  V(Mips64Popcnt)                   \
  V(Mips64Dpopcnt)                  \
58 59 60 61 62 63 64 65
  V(Mips64Dshl)                     \
  V(Mips64Dshr)                     \
  V(Mips64Dsar)                     \
  V(Mips64Ror)                      \
  V(Mips64Dror)                     \
  V(Mips64Mov)                      \
  V(Mips64Tst)                      \
  V(Mips64Cmp)                      \
66 67 68 69 70 71
  V(Mips64CmpS)                     \
  V(Mips64AddS)                     \
  V(Mips64SubS)                     \
  V(Mips64MulS)                     \
  V(Mips64DivS)                     \
  V(Mips64ModS)                     \
72
  V(Mips64AbsS)                     \
73
  V(Mips64NegS)                     \
74
  V(Mips64SqrtS)                    \
75 76
  V(Mips64MaxS)                     \
  V(Mips64MinS)                     \
77 78 79 80 81 82
  V(Mips64CmpD)                     \
  V(Mips64AddD)                     \
  V(Mips64SubD)                     \
  V(Mips64MulD)                     \
  V(Mips64DivD)                     \
  V(Mips64ModD)                     \
83
  V(Mips64AbsD)                     \
84
  V(Mips64NegD)                     \
85
  V(Mips64SqrtD)                    \
86 87
  V(Mips64MaxD)                     \
  V(Mips64MinD)                     \
88 89 90
  V(Mips64Float64RoundDown)         \
  V(Mips64Float64RoundTruncate)     \
  V(Mips64Float64RoundUp)           \
91
  V(Mips64Float64RoundTiesEven)     \
92 93 94 95
  V(Mips64Float32RoundDown)         \
  V(Mips64Float32RoundTruncate)     \
  V(Mips64Float32RoundUp)           \
  V(Mips64Float32RoundTiesEven)     \
96 97 98
  V(Mips64CvtSD)                    \
  V(Mips64CvtDS)                    \
  V(Mips64TruncWD)                  \
99 100 101
  V(Mips64RoundWD)                  \
  V(Mips64FloorWD)                  \
  V(Mips64CeilWD)                   \
102 103 104 105
  V(Mips64TruncWS)                  \
  V(Mips64RoundWS)                  \
  V(Mips64FloorWS)                  \
  V(Mips64CeilWS)                   \
106
  V(Mips64TruncLS)                  \
107
  V(Mips64TruncLD)                  \
108
  V(Mips64TruncUwD)                 \
109
  V(Mips64TruncUwS)                 \
110
  V(Mips64TruncUlS)                 \
111
  V(Mips64TruncUlD)                 \
112
  V(Mips64CvtDW)                    \
113
  V(Mips64CvtSL)                    \
114
  V(Mips64CvtSW)                    \
115
  V(Mips64CvtSUw)                   \
116
  V(Mips64CvtSUl)                   \
117
  V(Mips64CvtDL)                    \
118
  V(Mips64CvtDUw)                   \
119
  V(Mips64CvtDUl)                   \
120 121 122 123
  V(Mips64Lb)                       \
  V(Mips64Lbu)                      \
  V(Mips64Sb)                       \
  V(Mips64Lh)                       \
124
  V(Mips64Ulh)                      \
125
  V(Mips64Lhu)                      \
126
  V(Mips64Ulhu)                     \
127
  V(Mips64Sh)                       \
128 129 130
  V(Mips64Ush)                      \
  V(Mips64Ld)                       \
  V(Mips64Uld)                      \
131
  V(Mips64Lw)                       \
132
  V(Mips64Ulw)                      \
133
  V(Mips64Lwu)                      \
134
  V(Mips64Ulwu)                     \
135
  V(Mips64Sw)                       \
136
  V(Mips64Usw)                      \
137
  V(Mips64Sd)                       \
138
  V(Mips64Usd)                      \
139
  V(Mips64Lwc1)                     \
140
  V(Mips64Ulwc1)                    \
141
  V(Mips64Swc1)                     \
142
  V(Mips64Uswc1)                    \
143
  V(Mips64Ldc1)                     \
144
  V(Mips64Uldc1)                    \
145
  V(Mips64Sdc1)                     \
146
  V(Mips64Usdc1)                    \
147 148
  V(Mips64BitcastDL)                \
  V(Mips64BitcastLD)                \
149 150 151 152
  V(Mips64Float64ExtractLowWord32)  \
  V(Mips64Float64ExtractHighWord32) \
  V(Mips64Float64InsertLowWord32)   \
  V(Mips64Float64InsertHighWord32)  \
153
  V(Mips64Float32Max)               \
154
  V(Mips64Float64Max)               \
155
  V(Mips64Float32Min)               \
156
  V(Mips64Float64Min)               \
157
  V(Mips64Float64SilenceNaN)        \
158
  V(Mips64Push)                     \
159
  V(Mips64Peek)                     \
160
  V(Mips64StoreToStackSlot)         \
161 162
  V(Mips64ByteSwap64)               \
  V(Mips64ByteSwap32)               \
163 164
  V(Mips64StackClaim)               \
  V(Mips64Seb)                      \
165
  V(Mips64Seh)                      \
166 167 168 169 170 171
  V(Mips64AssertEqual)              \
  V(Mips64S128Zero)                 \
  V(Mips64I32x4Splat)               \
  V(Mips64I32x4ExtractLane)         \
  V(Mips64I32x4ReplaceLane)         \
  V(Mips64I32x4Add)                 \
172
  V(Mips64I32x4AddHoriz)            \
173 174 175 176 177
  V(Mips64I32x4Sub)                 \
  V(Mips64F32x4Splat)               \
  V(Mips64F32x4ExtractLane)         \
  V(Mips64F32x4ReplaceLane)         \
  V(Mips64F32x4SConvertI32x4)       \
178 179 180 181 182 183 184 185 186 187 188
  V(Mips64F32x4UConvertI32x4)       \
  V(Mips64I32x4Mul)                 \
  V(Mips64I32x4MaxS)                \
  V(Mips64I32x4MinS)                \
  V(Mips64I32x4Eq)                  \
  V(Mips64I32x4Ne)                  \
  V(Mips64I32x4Shl)                 \
  V(Mips64I32x4ShrS)                \
  V(Mips64I32x4ShrU)                \
  V(Mips64I32x4MaxU)                \
  V(Mips64I32x4MinU)                \
189 190 191 192 193
  V(Mips64F32x4Abs)                 \
  V(Mips64F32x4Neg)                 \
  V(Mips64F32x4RecipApprox)         \
  V(Mips64F32x4RecipSqrtApprox)     \
  V(Mips64F32x4Add)                 \
194
  V(Mips64F32x4AddHoriz)            \
195 196 197 198 199 200 201 202 203
  V(Mips64F32x4Sub)                 \
  V(Mips64F32x4Mul)                 \
  V(Mips64F32x4Max)                 \
  V(Mips64F32x4Min)                 \
  V(Mips64F32x4Eq)                  \
  V(Mips64F32x4Ne)                  \
  V(Mips64F32x4Lt)                  \
  V(Mips64F32x4Le)                  \
  V(Mips64I32x4SConvertF32x4)       \
204 205
  V(Mips64I32x4UConvertF32x4)       \
  V(Mips64I32x4Neg)                 \
206 207 208 209
  V(Mips64I32x4GtS)                 \
  V(Mips64I32x4GeS)                 \
  V(Mips64I32x4GtU)                 \
  V(Mips64I32x4GeU)                 \
210 211 212 213 214 215 216 217 218
  V(Mips64I16x8Splat)               \
  V(Mips64I16x8ExtractLane)         \
  V(Mips64I16x8ReplaceLane)         \
  V(Mips64I16x8Neg)                 \
  V(Mips64I16x8Shl)                 \
  V(Mips64I16x8ShrS)                \
  V(Mips64I16x8ShrU)                \
  V(Mips64I16x8Add)                 \
  V(Mips64I16x8AddSaturateS)        \
219
  V(Mips64I16x8AddHoriz)            \
220
  V(Mips64I16x8Sub)                 \
221 222 223 224 225 226
  V(Mips64I16x8SubSaturateS)        \
  V(Mips64I16x8Mul)                 \
  V(Mips64I16x8MaxS)                \
  V(Mips64I16x8MinS)                \
  V(Mips64I16x8Eq)                  \
  V(Mips64I16x8Ne)                  \
227 228
  V(Mips64I16x8GtS)                 \
  V(Mips64I16x8GeS)                 \
229 230 231 232
  V(Mips64I16x8AddSaturateU)        \
  V(Mips64I16x8SubSaturateU)        \
  V(Mips64I16x8MaxU)                \
  V(Mips64I16x8MinU)                \
233 234
  V(Mips64I16x8GtU)                 \
  V(Mips64I16x8GeU)                 \
235 236 237 238 239 240
  V(Mips64I8x16Splat)               \
  V(Mips64I8x16ExtractLane)         \
  V(Mips64I8x16ReplaceLane)         \
  V(Mips64I8x16Neg)                 \
  V(Mips64I8x16Shl)                 \
  V(Mips64I8x16ShrS)                \
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
  V(Mips64I8x16Add)                 \
  V(Mips64I8x16AddSaturateS)        \
  V(Mips64I8x16Sub)                 \
  V(Mips64I8x16SubSaturateS)        \
  V(Mips64I8x16Mul)                 \
  V(Mips64I8x16MaxS)                \
  V(Mips64I8x16MinS)                \
  V(Mips64I8x16Eq)                  \
  V(Mips64I8x16Ne)                  \
  V(Mips64I8x16GtS)                 \
  V(Mips64I8x16GeS)                 \
  V(Mips64I8x16ShrU)                \
  V(Mips64I8x16AddSaturateU)        \
  V(Mips64I8x16SubSaturateU)        \
  V(Mips64I8x16MaxU)                \
  V(Mips64I8x16MinU)                \
  V(Mips64I8x16GtU)                 \
  V(Mips64I8x16GeU)                 \
  V(Mips64S128And)                  \
  V(Mips64S128Or)                   \
  V(Mips64S128Xor)                  \
262
  V(Mips64S128Not)                  \
263
  V(Mips64S128Select)               \
264 265 266 267 268 269
  V(Mips64S1x4AnyTrue)              \
  V(Mips64S1x4AllTrue)              \
  V(Mips64S1x8AnyTrue)              \
  V(Mips64S1x8AllTrue)              \
  V(Mips64S1x16AnyTrue)             \
  V(Mips64S1x16AllTrue)             \
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
  V(Mips64S32x4InterleaveRight)     \
  V(Mips64S32x4InterleaveLeft)      \
  V(Mips64S32x4PackEven)            \
  V(Mips64S32x4PackOdd)             \
  V(Mips64S32x4InterleaveEven)      \
  V(Mips64S32x4InterleaveOdd)       \
  V(Mips64S32x4Shuffle)             \
  V(Mips64S16x8InterleaveRight)     \
  V(Mips64S16x8InterleaveLeft)      \
  V(Mips64S16x8PackEven)            \
  V(Mips64S16x8PackOdd)             \
  V(Mips64S16x8InterleaveEven)      \
  V(Mips64S16x8InterleaveOdd)       \
  V(Mips64S16x4Reverse)             \
  V(Mips64S16x2Reverse)             \
  V(Mips64S8x16InterleaveRight)     \
  V(Mips64S8x16InterleaveLeft)      \
  V(Mips64S8x16PackEven)            \
  V(Mips64S8x16PackOdd)             \
  V(Mips64S8x16InterleaveEven)      \
  V(Mips64S8x16InterleaveOdd)       \
  V(Mips64S8x16Shuffle)             \
  V(Mips64S8x16Concat)              \
  V(Mips64S8x8Reverse)              \
  V(Mips64S8x4Reverse)              \
  V(Mips64S8x2Reverse)              \
296
  V(Mips64MsaLd)                    \
297 298 299 300 301 302 303 304 305 306 307 308 309
  V(Mips64MsaSt)                    \
  V(Mips64I32x4SConvertI16x8Low)    \
  V(Mips64I32x4SConvertI16x8High)   \
  V(Mips64I32x4UConvertI16x8Low)    \
  V(Mips64I32x4UConvertI16x8High)   \
  V(Mips64I16x8SConvertI8x16Low)    \
  V(Mips64I16x8SConvertI8x16High)   \
  V(Mips64I16x8SConvertI32x4)       \
  V(Mips64I16x8UConvertI32x4)       \
  V(Mips64I16x8UConvertI8x16Low)    \
  V(Mips64I16x8UConvertI8x16High)   \
  V(Mips64I8x16SConvertI16x8)       \
  V(Mips64I8x16UConvertI16x8)
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333

// Addressing modes represent the "shape" of inputs to an instruction.
// Many instructions support multiple addressing modes. Addressing modes
// are encoded into the InstructionCode of the instruction and tell the
// code generator after register allocation which assembler method to call.
//
// We use the following local notation for addressing modes:
//
// R = register
// O = register or stack slot
// D = double register
// I = immediate (handle, external, int32)
// MRI = [register + immediate]
// MRR = [register + register]
// TODO(plind): Add the new r6 address modes.
#define TARGET_ADDRESSING_MODE_LIST(V) \
  V(MRI) /* [%r0 + K] */               \
  V(MRR) /* [%r0 + %r1] */


}  // namespace compiler
}  // namespace internal
}  // namespace v8

334
#endif  // V8_COMPILER_MIPS64_INSTRUCTION_CODES_MIPS64_H_